期刊文献+

异步子字并行乘累加单元的设计与实现

Design and Implementation of the Asynchronous Sub-Word Parallel MAC Unit
在线阅读 下载PDF
导出
摘要 异步电路能很好地解决同步集成电路设计中出现的时钟扭曲和时钟功耗过大等问题。本文采用异步集成电路设计方法设计了一款32位异步子字并行乘累加单元,并在0.18μm工艺条件下实现了该单元。通过使用特殊的部分积译码电路,该乘累加单元能支持多种子字并行模式,适用于多媒体处理。评测结果表明,异步乘累加单元的性能和功耗指标均优于采用同样结构的同步乘累加单元。 The problems such as clock skew and high power consumption may exist in synchronous integrated circuit design, which can be well solved in asynchronous design. A 32-bit asynchronous sub-word parallel MAC unit in adopting the asynchronous integrated circuit design method is presented in this paper. And it is implemented in the 0. 18μm process. The MAC unit we design supports various sub-word parallel models using a special partial product decode circuit. It is suitable for multimedia processing. The test results indicate the performance and power consumption of this asynchronous MAC unit are superior to the synchronous counterpart.
出处 《计算机工程与科学》 CSCD 北大核心 2009年第1期121-124,共4页 Computer Engineering & Science
基金 国家自然科学基金资助项目(90407022) 国家863计划资助项目(2007AA01Z101)
关键词 异步 子字并行 乘累加 asynchronous sub-word parallel MAC
作者简介 王友瑞(1985-),男,安徽安庆人,硕士生,研究方向为异步电路设计和微处理器可靠性技术;通讯地址:410073湖南省长沙市国防科技大学计算机学院五队;Tel:13808466257;E-mail:wyr_nudt@nudt.edu.cn 王蕾,博士,研究方向为计算机体系结构、高性能微处理器设计、异步电路设计和异步流水线优化技术等; 石伟,博士生,研究方向为计算机体系结构、异步电路设计; 戴葵,博士,副教授,研究方向为先进汁算机体系结构、微处理器设计技术和异步电路设计技术等; 王志英,教授,博士生导师,研究方向为先进计算机体系结构、微处理器设计技术和异步电路设计技术等。
  • 相关文献

参考文献15

  • 1Josephs M B, Nowiek S M. van Berkel C H. Modeling and Design of Asynchronous Circuits[C]//Proc of the IEEE, 1999, 87(2):234-242.
  • 2Sparso J, Furber S. Principles of Asynchronous Circuit De sign - A Systems Perspective [M]. Boston: Kluwer Academic Publishers. 2001.
  • 3Hauck S, Asynchronous Design Methodologies: An Overview[C]//Proc of the IEEE, 1995, 83(1):69-93.
  • 4Garside J D. AMUI.ETdi - An Asynchronous System-on- Chip[C]//Proc of the 6th Int'l Syrup on Advanced Research m Asynchronous Circuits and Systems, 2000.
  • 5Plana L A, Riocreux P A, Bainbridge W J. SPA A Synthesisable Amulet Core for Smartcard Applications[C]//Proc of the 8th Int'l Symp on Advanced Research in Asynchronous Circuits and Systems, 2000 : 201-210.
  • 6Gageldonk H V. Berkel K V, Peeters A. An Asynchronous Low-Power 80C51 Mierocontroller [C] // Proc of the 4th IEEE Int'l Symp on Advanced Research in Asynchronous Circuits and Systems. 1998 : 96-107.
  • 7Lao Xiang zhuan, Saadallah N, Zhu T, et al. Low-Overhead Asynchronous RISC Microprocessor- A Design Experiment [C]//Proc of the 2nd Annual IEEE Northeast Workshop on Circuits and Systems,2004:377-380.
  • 8钟雄光,戎蒙恬.32位时延无关异步流水线乘法器设计[J].上海交通大学学报,2004,38(11):1851-1853. 被引量:2
  • 9Lee R B. Acceleraling Multimedia with Enhanced Microprocessors[J]. IEEE Micro. 1995, 15(2):22-32.
  • 10Edwards D, Bardsley A. Balsa: An Asynchronous Hardware Synthesis Language [J]. The Computer Journal, 2002, 45(1): 12-18.

二级参考文献16

  • 1Park C H, Choi B S, Lee D I, et al. Asynchronous array multiplier with an asymmetric parallel array structure [A]. Conference on Advanced Research in VLSI[C]. Salt Lake City:ICS,2001. 202-212.
  • 2Callaway T K, Swartzlander E E. Power-delay characteristics of CMOS multipliers [A]. IEEE Symposium on Computer Arithmetic [C]. Asilomar: ICSP, 1997.26-32.
  • 3Chong K S, Gwee B H, Chang J S. Low-voltage micropower asynchronous multiplier for hearing instruments [A]. IEEE International Symposium on Circuits and Systems [C]. Scottsdale: ICSP, 2002. 865- 868.
  • 4Chua C C, Gwee B H, Chang J S. A low-voltage micropower asynchronous multiplier for a multiplierless FIR filter [A]. Proceedings for the International Symposium on Circuits and Systems [C]. Bangkok: ICSP,2003. 381-384.
  • 5Fant K M, Brandt S A. NULL convention logic: a complete and consistent logic for asynchronous digital circuit synthesis [A]. International Conference on Application Specific System, Architectures, and Processors [C]. Chicago: ICSP,1996. 261-273.
  • 6Wallace C S. A suggestion for fast multipliers [J].IEEE Transactions on Electronic Computers, 1964,13(2):14-17.
  • 7S B Furber,J D Garside,P Riocreux,et al.AMULET2e:An asynchronous embedded controller[J].Proceedings of the IEEE,1999,87(2):243-256
  • 8D W Dopperpuhl,R Witek,R Allmon,et al.A 200-MHz 64-b dual-issue CMOS microprocessor[J].IEEE Journal of Solid-State Circuits,1992,27(11):1555-1565
  • 9I E Sutherland,J Ebergen.Computers without clocks[J].Scientific American,2002,287(2):62-69
  • 10S B Furber,P Day,J D Garside,et al.The design and evaluation of an asynchronous microprocessor[C].In:Proc of the Int'l Conf on Computer Design.Los Alamitos,CA:IEEE Computer Society Press,1994.217-220

共引文献12

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部