期刊文献+

功能可配置的数字变频芯片的研制与测试 被引量:2

Development and Test of Digital Frequency Conversion Chip with Configurable Function
在线阅读 下载PDF
导出
摘要 为满足数字相控阵雷达对收发通道关键元器件国产化的需求,基于国内工艺线研制了一款数字变频芯片。该芯片包含双通道的数字下变频(DDC)与数字上变频(DUC)电路,通过LVDS接口与SPI接口实现与上位机的数据交换。该芯片的抽取率/插值率、数字本振频率、相位偏置、通道幅度补偿系数、滤波器系数等参数均可配置,能够适应不同工作场景。通过修改数字变频器中数控振荡器(NCO)的相位偏置,可以实现对收发信号的移相操作,使与本芯片配对使用的TR组件可以取消移相器。通过门控时钟等低功耗设计大大降低了该芯片的平均功耗,减轻了供电与散热压力。经过芯片测试,该芯片的DDC与DUC的通带纹波<0.05 d B,阻带衰减>70 d Bc,平均功耗<1.2 W,其功能与性能满足系统应用,为相控阵雷达收发通道的小型化与国产化提供了新的解决方案。 In order to meet the requirement of the localization of the key components of the digital phased array radar,a digital frequency conversion chip has been developed based on the domestic technology line. The chip is composed of dual channel digital down conversion ( DDC ) and digital up conversion ( DUC ) circuit, could exchange data with FPGA through the LVDS interface and SPI interface. In order to adapting different working situations, the working parameter of the chip, such as the extraction rate, the interpolation rate, the digital local oscillator frequency, the phase offset, the channel amplitude compensation coefficient and the filter coefficients can be modified. By modifying the phase offset of the numerically controlled oscillator( NCO ) in the digital converter, the phase shift operation of the receiver and transmitter can be realized, so the TR components that are paired with the chip can cancel the phase shifter. The average power consumption of the chip is greatly reduced by the low power consumption design of the clock gating, and the power supply and the heat radiation pressure are reduced. After the chip test, the chip DDC and DUC pass band ripple 〈0.05 dB, stop band attenuation 〉70 dBc, average power consumption 〈1.2 W. The function and performance of the chip meet the application requirements of the system. It provides a new solution for the miniaturization and localization of the phased array radar.
出处 《现代雷达》 CSCD 北大核心 2017年第7期45-48,62,共5页 Modern Radar
基金 国家863计划项目(2012AA012303)
关键词 数字相控阵雷达 数字变频芯片 数字下变频 数字上变频 digital phased array radar digital frequency conversion chip DDC DUC
作者简介 郭维 男,1983年生,博士,工程师。研究方向为雷达信号处理微系统。 黄文刚 男,1975年生,硕士,高级工程师。研究方向为微电路设计。 通信作者:马敏舒E-mail:kitchies@163.com马敏舒 女,1989年生,硕士,工程师。研究方向为数字信号处理。 钱思佑 女,1983年生,博士,高级工程师。研究方向为雷达信号处理。
  • 相关文献

参考文献7

二级参考文献37

  • 1白晶,陈翔.米波段数字接收机的设计[J].现代雷达,2005,27(8):71-73. 被引量:6
  • 2马云,邱兆坤,黄小红,陈曾平.宽带雷达接收机数字下变频技术研究[J].现代雷达,2005,27(10):72-74. 被引量:7
  • 3Jeffrey O. Coleman, James J. Alter, Dan Scholnik. FPGA Architecture for gigahertz -sampling wideband if - to - baseband conversion [ C ]. 2000 Int' 1 Conf. on Signal Processing Applications and Technology Dallas TX. 2000,10.
  • 4Wenhao Zhang, Jtm Wang, Yuxi Zhang, Wei Li. Design of RF digital receiver based on FPGA [ C ]. International Communication Conference on Wireless Mobile and Computing,2009: 699 - 702.
  • 5Vitex -4 User Guide. Xilinx. 2007, www. xilinx. com .
  • 6Hua-Ming Liu, Guang-Jun Li, Bo Yan, Qiang Li. A 100MHz digital down converter with modified filter for wideband software-defined radios [ C]. 2010 International Conference on Electronics and Information Engineering, 2010: V2540-V2544.
  • 7Wang Y, Fathy A E. Advanced system level simulation plat- fnrm for three-dimensional UWB through-wall inmging SAR u- sing time-donmin approach [ J ]. IEEE Transactions on Geosei- ence and Remote Sensing, 2012, 50(5): 1986-2000.
  • 8Liu Q, Wang Y, Fathy A E. A compact integrated 100 GS/s sampling module for UWB see through wall radar with fast refresh rate for dynamic real time imaging [ C ]//Radio and Wireless Symposium ( RWS), 2012 IEEE. [ S. 1. ] : IEEE Press, 2012: 59-62.
  • 9欧阳缮,蒋留兵,谢跃雷.脉冲超宽带雷达信号接收方法及接收装置[P].中华人民共和国.CN101581781.2009.
  • 10Ahera Corporation. Cyclone Ⅱ device handbook [ EB/OL ]. [ 2013 - 06 - 20 ]. http ://www. ahera, com. cn/literature/ hb/cyc2/cyc2_cii5vl, pdf,2005/2013.

共引文献49

同被引文献15

引证文献2

二级引证文献1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部