期刊文献+

基于AMBA的AHB总线矩阵设计 被引量:8

AHBBus Matrix Design Based on AMBA
在线阅读 下载PDF
导出
摘要 本文设计了一种能够兼容AMBA主从设备的AHB总线矩阵,旨在实现多个主设备并行访问多个从设备,并且提高带宽,减少多路主机访问从机时产生的延迟.对主体架构和微架构进行描述,详述了各模块的设计思路,并通过Verilog HDL对所设计的总线系统进行了RTL行为级描述,并通过参数化设计,实现从机地址和总线支持主从机数量可配.最后搭建测试环境,对所设计的总线系统基本功能进行测试,证明8组主设备输入的情况下,在多主设备交叉访问多从设备的测试条件下,相比于传统AHB总线,AHB总线矩阵最多可减少3倍总线访问延迟、增加8.5倍总线吞吐量. In this paper,an AHB Matrix bus system which is compatible with AMBA master and slave devices is designed,aiming at realizing multiple master devices to access multiple slave devices in parallel.This bus system can effectively improve the bandwidth and reduce the delay caused by multiple master accessing the slave.Its main structure and micro-architecture is elaborated with the design ideas of each module.The bus system is implemented with Verilog HDL in RTL behavior level.Slave address and master/slave number supported can be configurable via parameterized design.Finally,the verification environment is set up to test the basic functions of the bus matrix.It is proved that in the testcase of the 8 masters inputs,Compared with the traditional AHB bus,the AHB bus matrix under the condition of multiple masters cross-access multiple slaves can reduce the bus access delays up to 3 times and increase the bus throughput by 8.5 times.
作者 王一楠 林涛 余宁梅 WANG Yi-nan;LIN Tao;YU Ning-mei(Xi'an University of Technology,School of automation and information engineering,Xi'an,710048,China)
出处 《微电子学与计算机》 北大核心 2019年第2期73-77,共5页 Microelectronics & Computer
基金 陕西省自然科学基础研究计划资助项目(2017JM6042)
关键词 AMBA总线协议 并行访问 AHB总线矩阵 AMBA Protocol Parallel access AHB Bus Matrix
作者简介 王一楠,男,(1990-),硕士研究生.研究方向为大规模集成电路设计.E-mail:wyn2252128@163.com;林涛,男,(1977-),博士,教授.研究方向为半导体光电器件及专用集成电路设计;余宁梅,男,(1963-),博士,教授.研究方向为语音芯片及W-CDMA无线通信芯片设计.
  • 相关文献

参考文献4

二级参考文献10

  • 1Loukil K,Amor N B,Aoudni Y.et al.Design of Real TimeMultiprocessor System on Chip[C]//Proc.of Design and TestWorkshop.Cairo,Egypt:[s.n.],2007.
  • 2Pongyupinpanich S,Singhaniyom S,Glesner M.An InterleavingSwitch-based Crossbar Architecture for MP SoC on FPGA[C]//Proc.of ECTI-CON’10.Chaing Mai,Thailand:IEEE Press,2010.
  • 3Chang N Y C,Liao Yingze,Chang T S.Analysis of Shared-linkAXI[J].IET Computers&Digital Techniques,2009,3(4):373-383.
  • 4Balka A O,Qu Gang,Vishkin U.Mesh-of-trees and AlternativeInterconnection Networks for Single-chip Parallelism[J].IEEETransactions on Very Large Scale Integration(VLSI)Systems,2009,17(10):1419-1432.
  • 5ARM Limited. AMBA Specification Rev 2. 0. ARM [S]. British,Cambridge:ARM Limited, 1999.
  • 6Ravi M, Sudhir Dakey. Designing of a AMBA-AHB multilayer bus matrix self-motivated arbitration scheme[J]. IOSR Journal of Electronics and Commu- nication Engineering(IOSR-JECE), 2013,7(1) ~ 31-34.
  • 7Hwang Sooyun, Jhang Kyoungsun. An improved im- plementation method of AHB busmatrix[J]. ETRI Journal, 2006,28(3) : 397-400.
  • 8陈虎,董会宁,范逵,董健.基于Interconnect Matrix结构的多层AHB总线设计与实现[J].通信技术,2009,42(6):210-213. 被引量:5
  • 9颜晓峰,潘赟,丁勇,周升,严晓浪.基于虫洞路由的无HoL阻塞环形架构[J].计算机工程,2010,36(20):119-121. 被引量:1
  • 10王涛.一种可综合的轮换仲裁控制器设计[J].微电子学与计算机,2003,20(9):73-75. 被引量:7

共引文献14

同被引文献41

引证文献8

二级引证文献27

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部