期刊文献+

Implementation of a kind of FPGA-based binary phase coded radar signal processor architecture 被引量:1

Implementation of a kind of FPGA-based binary phase coded radar signal processor architecture
在线阅读 下载PDF
导出
摘要 A flexible field programmable gate array based radar signal processor is presented. The radar signal processor mainly consists of five functional modules: radar system timer, binary phase coded pulse compression(PC), moving target detection (MTD), constant false alarm rate (CFAR) and target dots processing. Preliminary target dots information is obtained in PC, MTD, and CFAR modules and Nios I! CPU is used for target dots combination and false sidelobe target removing. Sys- tem on programmable chip (SOPC) technique is adopted in the system in which SDRAM is used to cache data. Finally, a FPGA-based binary phase coded radar signal processor is realized and simula- tion result is given. A flexible field programmable gate array based radar signal processor is presented. The radar signal processor mainly consists of five functional modules: radar system timer, binary phase coded pulse compression(PC), moving target detection (MTD), constant false alarm rate (CFAR) and target dots processing. Preliminary target dots information is obtained in PC, MTD, and CFAR modules and Nios I! CPU is used for target dots combination and false sidelobe target removing. Sys- tem on programmable chip (SOPC) technique is adopted in the system in which SDRAM is used to cache data. Finally, a FPGA-based binary phase coded radar signal processor is realized and simula- tion result is given.
出处 《Journal of Beijing Institute of Technology》 EI CAS 2012年第4期526-531,共6页 北京理工大学学报(英文版)
基金 Supported by the Ministerial Level Advanced Research Foundation (SP240012)
关键词 field programmable gate array(FPGA) radar signal processor system on programma-ble chip (SOPC) binary phase coded field programmable gate array(FPGA) radar signal processor system on programma-ble chip (SOPC) binary phase coded
作者简介 Author for correspondence, lecturer, Ph.D. E-mail: tianliyu@ bit. edu. cn
  • 相关文献

参考文献2

二级参考文献2

  • 1潘松 黄继业 王国栋.现代DSP技术[M].西安电子科技大学出版社,2003年8月..
  • 2曾繁泰 陈美金.VHDL程序设计(第二版)[M].北京:清华大学出版社,2001..

共引文献8

同被引文献5

引证文献1

二级引证文献1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部