摘要
针对X光安检机系统控制信号传输中采用传统串行通信方式所存在的问题,提出一种利用数字锁相环技术实现串行数据时钟提取的硬件解决方案。该设计基于FPGA进行开发,并针对安检机中串行控制数据传输的数字锁相环进行研究,设计了适用于FPGA的串行时钟提取系统,最终采用Verilog语言实现。该设计经过安检机系统的硬件平台实际测试,最终经过Signal TapⅡ读取实时数据进行验证,可以论证该方案的时钟捕捉周期短,捕捉精度也满足安检机系统要求,从而实现了安检机系统数字控制信号的单线路传输,有效地提高传输的可靠性。
A hardware solution of achieving serial data clock recovery by using phase locked loop is proposed,aiming at the existed problems of adopting traditional serial communication in the control signal transmission of X-ray security inspection system.The design is developed based on FPGA,the digital phase locked loop of serial control data transmission in the secu-rity inspection equipment(SIE) is researched,a serial clock recovery system for FPGA is designed,and the designs is realized by Verilog.The design is tested by the hardware system of SIE,and finally verified by the real-time data read from the Signal Tap II.The capture period of the clock recovery is short enough,and the capture precision also satisfy the system requirements,so the single line transmission of digital control signal in SIE system is realized,and the reliability of this system is effectively improved.
出处
《现代电子技术》
2010年第9期112-115,共4页
Modern Electronics Technique
作者简介
韩柏涛 男,1985年出生,山西人,硕士研究生。主要研究方向为宽带无线通信与个人通信。
陶成 男,1963年出生,山西人,副教授,博士。主要研究方向为移动通信、通信信号处理。