期刊文献+

CMOS毫米波低相噪级联双锁相环频率综合器设计 被引量:1

Design of a CMOS Millimeter-Wave Low-Phase-Noise Cascaded Dual Phase-Locked Loop Frequency Synthesizer
原文传递
导出
摘要 采用65 nm CMOS工艺,设计了一种低相噪级联双锁相环毫米波频率综合器。该频率综合器采用两级锁相环级联的结构,减轻了单级毫米波频率综合器带内和带外相位噪声受带宽的影响。时间数字转换器采用游标卡尺型结构,改善了PVT变化下时间数字转换器的量化线性度。数字环路滤波器采用自动环路增益控制技术来自适应调节环路带宽,以提高频率综合器的性能。振荡器采用噪声循环技术,减小了注入到谐振腔的噪声,进而改善了振荡器的相位噪声。后仿真结果表明,在1.2 V电源电压下,该频率综合器可输出的频率范围为22~26 GHz,在输出频率为24 GHz时,相位噪声为-104.8 dBc/Hz@1 MHz,功耗为46.8 mW。 A low-phase-noise cascaded dual phase-locked loop millimeter-wave frequency synthesizer was designed in a 65 nm CMOS technology.A two-stage phase-locked loop cascaded structure was adopted to reduce the influence of bandwidth constraints on the phase noise in band and out of band of the single-stage system in millimeter-wave frequency synthesizer.The vernier structure was adopted in time-to-digital converter to improve the quantization linearity during the time-to-digital convert under PVT changes.The automatic loop gain control technology was used in digital loop filter to adaptively adjust the loop bandwidth to improve the performance of the frequency synthesizer.The noise circulating technology was adopted in oscillator to reduce the injected noise of resonator so as to improve the phase noise of oscillator.The post-simulation results show that the frequency range of the frequency synthesizer is 22-26 GHz under a supply voltage of 1.2 V.When the output frequency is 24 GHz,the phase noise is-104.4 dBc/Hz@1 MHz,and the power consumption is 46.8 mW.
作者 尹时威 张长春 唐路 袁珩洲 YIN Shiwei;ZHANG Changchun;TANG Lu;YUAN Hengzhou(College of Integrated Circuit Science and Engineering,Nanjing University of Posts and Telecommunications,Nanjing 210023,P.R.China;State Key Laboratory of Millimeter Waves,Southeast University,Nanjing 210096,P.R.China;College of Computer,National University of Defense Technology,Changsha 410073,P.R.China)
出处 《微电子学》 CAS 北大核心 2023年第4期588-594,共7页 Microelectronics
基金 国家自然科学基金(62174090,62104257) 并行与分布处理国防科技重点实验室基金(WDZC20215250110) 国防科技大学学校预研项目(ZK21-34) 毫米波国家重点实验室开放课题(K202325)
关键词 全数字锁相环 噪声循环振荡器 亚采样锁相环 级联锁相环 相位噪声 all-digital phase-locked loop noise circulating oscillator sub-sampling phase-locked loop cascaded phase-locked loop phase noise
作者简介 尹时威(1996—),男(汉族),湖北黄冈人,硕士研究生,主要研究方向为模拟集成电路设计;通信作者:张长春(1981—),男(汉族),河南南阳人,博士,教授,博士生导师,主要研究方向为有线/无线收发器及能量收集芯片设计
  • 相关文献

参考文献1

  • 1Chi-Hang Chan,Lin Cheng,Wei Deng,Peng Feng,Li Geng,Mo Huang,Haikun Jia,Lu Jie,Ka-Meng Lei,Xihao Liu,Xun Liu,Yongpan Liu,Yan Lu,Kaiming Nie,Dongfang Pan,Nan Qi,Sai-Weng Sin,Nan Sun,Wenyu Sun,Jiangtao Xu,Jinshan Yue,Milin Zhang,Zhao Zhang.Trending IC design directions in 2022[J].Journal of Semiconductors,2022,43(7):8-54. 被引量:4

二级参考文献2

共引文献3

同被引文献9

引证文献1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部