A multi-bit antifuse-type one-time programmable (OTP) memory is designed, which has a smaller area and a shorter programming time compared with the conventional single-bit antifuse-type OTP memory. While the convent...A multi-bit antifuse-type one-time programmable (OTP) memory is designed, which has a smaller area and a shorter programming time compared with the conventional single-bit antifuse-type OTP memory. While the conventional antifuse-type OTP memory can store a bit per cell, a proposed OTP memory can store two consecutive bits per cell through a data compression technique. The 1 kbit OTP memory designed with Magnachip 0.18 μm CMOS (complementary metal-oxide semiconductor) process is 34% smaller than the conventional single-bit antifuse-type OTP memory since the sizes of cell array and row decoder are reduced. And the programming time of the proposed OTP memory is nearly 50% smaller than that of the conventional counterpart since two consecutive bytes can be compressed and programmed into eight OTP cells at once. The layout area is 214 μm× 327 μ,, and the read current is simulated to be 30.4 μA.展开更多
本文研究了基于1-比特模数转换器(Analog to Digital Converters,ADCs)的大规模多输入多输出(Multiple Input Multiple Output,MIMO)系统上行链路的多用户频率同步问题,其中多个单天线用户与配置大规模天线阵列的基站采用正交频分复用(O...本文研究了基于1-比特模数转换器(Analog to Digital Converters,ADCs)的大规模多输入多输出(Multiple Input Multiple Output,MIMO)系统上行链路的多用户频率同步问题,其中多个单天线用户与配置大规模天线阵列的基站采用正交频分复用(Orthogonal Frequency Division Multiplexing,OFDM)技术进行通信.针对多用户角度不重叠的场景,本文利用接收波束成形网络进行多用户干扰消除,从混叠的多用户信号中提取出目标用户的信息,进而对载波频偏(Carrier Frequency Offset,CFO)进行估计.其次,考虑1-比特ADC导致的量化噪声对系统性能的影响,理论推导了基站接收端处的信噪比(Signal-Noise Ratio,SNR).为了提升系统的性能,基于理论SNR对波束成形网络进行了优化设计.最后,计算机仿真结果显示了所提出的频偏估计算法与其他现有算法相比具有更好的性能.展开更多
基金Project supported by the 2nd Stage of Brain KoreaProject supported by the Korea Research Foundation
文摘A multi-bit antifuse-type one-time programmable (OTP) memory is designed, which has a smaller area and a shorter programming time compared with the conventional single-bit antifuse-type OTP memory. While the conventional antifuse-type OTP memory can store a bit per cell, a proposed OTP memory can store two consecutive bits per cell through a data compression technique. The 1 kbit OTP memory designed with Magnachip 0.18 μm CMOS (complementary metal-oxide semiconductor) process is 34% smaller than the conventional single-bit antifuse-type OTP memory since the sizes of cell array and row decoder are reduced. And the programming time of the proposed OTP memory is nearly 50% smaller than that of the conventional counterpart since two consecutive bytes can be compressed and programmed into eight OTP cells at once. The layout area is 214 μm× 327 μ,, and the read current is simulated to be 30.4 μA.
文摘本文研究了基于1-比特模数转换器(Analog to Digital Converters,ADCs)的大规模多输入多输出(Multiple Input Multiple Output,MIMO)系统上行链路的多用户频率同步问题,其中多个单天线用户与配置大规模天线阵列的基站采用正交频分复用(Orthogonal Frequency Division Multiplexing,OFDM)技术进行通信.针对多用户角度不重叠的场景,本文利用接收波束成形网络进行多用户干扰消除,从混叠的多用户信号中提取出目标用户的信息,进而对载波频偏(Carrier Frequency Offset,CFO)进行估计.其次,考虑1-比特ADC导致的量化噪声对系统性能的影响,理论推导了基站接收端处的信噪比(Signal-Noise Ratio,SNR).为了提升系统的性能,基于理论SNR对波束成形网络进行了优化设计.最后,计算机仿真结果显示了所提出的频偏估计算法与其他现有算法相比具有更好的性能.