期刊文献+
共找到2篇文章
< 1 >
每页显示 20 50 100
Design of logic process based low-power 512-bit EEPROM for UHF RFID tag chip 被引量:2
1
作者 金丽妍 LEE J H KIM Y H 《Journal of Central South University》 SCIE EI CAS 2010年第5期1011-1020,共10页
A 512-bit EEPROM IP was designed by using just logic process based devices.To limit the voltages of the devices within 5.5 V,EEPROM core circuits,control gate(CG) and tunnel gate(TG) driving circuits,DC-DC converters:... A 512-bit EEPROM IP was designed by using just logic process based devices.To limit the voltages of the devices within 5.5 V,EEPROM core circuits,control gate(CG) and tunnel gate(TG) driving circuits,DC-DC converters:positive pumping voltage(VPP=4.75 V) ,negative pumping voltage(VNN=4.75 V) ,and VNNL(=VNN/2) generation circuit were proposed.In addition,switching powers CG high voltage(CG_HV) ,CG low voltage(CG_LV) ,TG high voltage(TG_HV) ,TG low voltage(TG_LV) ,VNNL_CG and VNNL_TG switching circuit were supplied for the CG and TG driving circuit.Furthermore,a sequential pumping scheme and a new ring oscillator with a dual oscillation period were proposed.To reduce a power consumption of EEPROM in the write mode,the reference voltages VREF_VPP for VPP and VREE_VNN for VNN were used by dividing VDD(1.2 V) supply voltage supplied from the analog block in stead of removing the reference voltage generators.A voltage level detector using a capacitive divider as a low-power DC-DC converter design technique was proposed.The result shows that the power dissipation is 0.34μW in the read mode,13.76μW in the program mode,and 13.66μW in the erase mode. 展开更多
关键词 electrically erasable programmable read-only memory (Eeprom logic process DC-DC converter ring oscillator sequential pumping scheme dual oscillation period radio frequency identification (RFID)
在线阅读 下载PDF
C语言的ROM化程序设计方法
2
作者 董旌 彭炎午 《西北工业大学学报》 EI CAS CSCD 北大核心 1993年第4期431-435,共5页
提出了一种在 IBM PC 机上应用 C 语言开发8086/8088系列微处理器控制软件的方法,实现了 C 语言在无操作系统的“裸机”上的运行.本方法的应用,可以减轻程编工作量,加快产品开发周期.
关键词 工业控制 C语言 ROM化 程序设计
在线阅读 下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部