期刊文献+
共找到8篇文章
< 1 >
每页显示 20 50 100
一个宏单元门阵上不等距网格的STEINER树算法及其实现
1
作者 申瑞民 洪先龙 王尔乾 《计算机辅助设计与图形学学报》 EI CSCD 1992年第4期63-67,25,共6页
在三级系统双层门阵MALS2总体布线中,我们采用不等距网格宏单元模式总体布线图、节点勾链数据结构来支持总体布线。改进了收敛点的获取算法,提出了收敛方向概念,在此基础上实现了一个并行定向搜索的STEINER树算法,该算法特点是,各个顶... 在三级系统双层门阵MALS2总体布线中,我们采用不等距网格宏单元模式总体布线图、节点勾链数据结构来支持总体布线。改进了收敛点的获取算法,提出了收敛方向概念,在此基础上实现了一个并行定向搜索的STEINER树算法,该算法特点是,各个顶点独立且并行地依据收敛方向朝各自的收敛点逼近,经过逐次合并形成STEINER树。该算法运行于三级系统双层门阵MALS2中,结果证明,该算法复杂度低,收敛时间短,结果令人满意。 展开更多
关键词 门阵 收敛 不等距网格 STEINER
在线阅读 下载PDF
双层门阵布线系统中的端点分配算法
2
作者 何江安 于泓涛 洪先龙 《计算机辅助设计与图形学学报》 EI CSCD 1989年第2期5-9,共5页
在双层门阵情况下,总体布线完成后,端点分配问题将直接影响到布通率和布线质量。本文根据端点分配中的一些启发式原则以及端点间的制约关系,提出了制约关系链的概念,并为解决链中的矛盾构造了距离函数。根据距离函数可以方便地求得较为... 在双层门阵情况下,总体布线完成后,端点分配问题将直接影响到布通率和布线质量。本文根据端点分配中的一些启发式原则以及端点间的制约关系,提出了制约关系链的概念,并为解决链中的矛盾构造了距离函数。根据距离函数可以方便地求得较为合理的分配。文中给出了算法并用一实例表现了算法思想。 展开更多
关键词 门阵 布线 端点 分配 算法
在线阅读 下载PDF
采用门阵芯片的286机的主板诊断
3
作者 陈亮 《计算机应用研究》 CSCD 1992年第3期55-57,共3页
采用80286和CHIPS芯片的286微机虽然仍然采用总线结构,但在体系结构上与PC/XT机有不少的差别,由于大量采用VLSI芯片,主板被高度集成,在外观布线上甚至与同一级别的PC/AT,PCXT/286有很大的区别,使维修人员在维修采用CHIPS门阵芯片的兼容... 采用80286和CHIPS芯片的286微机虽然仍然采用总线结构,但在体系结构上与PC/XT机有不少的差别,由于大量采用VLSI芯片,主板被高度集成,在外观布线上甚至与同一级别的PC/AT,PCXT/286有很大的区别,使维修人员在维修采用CHIPS门阵芯片的兼容机主板时感到非常困难,特别是主机死机时,更感一筹莫展,本文讨论了这类采用CHIPS门阵芯片的286兼容机的维修方法。 展开更多
关键词 微机 门阵 芯片 主板 诊断
在线阅读 下载PDF
百姓龙门阵
4
作者 翁永学 《村委主任》 2014年第11期18-18,共1页
最近,在贵州省赤水市凯旋、黎明等村的一些居民小区、农家小院、田间地头,人们时常会看到驻村干部、村干部和村民在一起聊天,从家长里短到国家大事,从产业发展到民情福祉,从政策法规宣传到矛盾纠纷调解,内容形式不拘一格,在轻松... 最近,在贵州省赤水市凯旋、黎明等村的一些居民小区、农家小院、田间地头,人们时常会看到驻村干部、村干部和村民在一起聊天,从家长里短到国家大事,从产业发展到民情福祉,从政策法规宣传到矛盾纠纷调解,内容形式不拘一格,在轻松愉悦的氛围中,干部、村民话出了老百姓的“小康梦”。大家把这一活动形式称为百姓龙门阵。 展开更多
关键词 门阵 村干部 居民小区 内容形式 赤水市 贵州省 村民
在线阅读 下载PDF
民歌钢琴小曲三首
5
《音乐创作》 1996年第3期21-25,共5页
关键词 蒙古族民歌 钢琴 小曲 门阵 甘兰 江苏 卫生 白粉 二王 自由
在线阅读 下载PDF
GF-3 data real-time processing method based on multi-satellite distributed data processing system 被引量:7
6
作者 YANG Jun CAO Yan-dong +2 位作者 SUN Guang-cai XING Meng-dao GUO Liang 《Journal of Central South University》 SCIE EI CAS CSCD 2020年第3期842-852,共11页
Due to the limited scenes that synthetic aperture radar(SAR)satellites can detect,the full-track utilization rate is not high.Because of the computing and storage limitation of one satellite,it is difficult to process... Due to the limited scenes that synthetic aperture radar(SAR)satellites can detect,the full-track utilization rate is not high.Because of the computing and storage limitation of one satellite,it is difficult to process large amounts of data of spaceborne synthetic aperture radars.It is proposed to use a new method of networked satellite data processing for improving the efficiency of data processing.A multi-satellite distributed SAR real-time processing method based on Chirp Scaling(CS)imaging algorithm is studied in this paper,and a distributed data processing system is built with field programmable gate array(FPGA)chips as the kernel.Different from the traditional CS algorithm processing,the system divides data processing into three stages.The computing tasks are reasonably allocated to different data processing units(i.e.,satellites)in each stage.The method effectively saves computing and storage resources of satellites,improves the utilization rate of a single satellite,and shortens the data processing time.Gaofen-3(GF-3)satellite SAR raw data is processed by the system,with the performance of the method verified. 展开更多
关键词 synthetic aperture radar full-track utilization rate distributed data processing CS imaging algorithm field programmable gate array Gaofen-3
在线阅读 下载PDF
Virtual reconfigurable architecture for evolving combinational logic circuits 被引量:4
7
作者 王进 LEE Chong-Ho 《Journal of Central South University》 SCIE EI CAS 2014年第5期1862-1870,共9页
A virtual reconfigurable architecture(VRA)-based evolvable hardware is proposed for automatic synthesis of combinational logic circuits at gate-level.The proposed VRA is implemented by a Celoxica RC1000 peripheral com... A virtual reconfigurable architecture(VRA)-based evolvable hardware is proposed for automatic synthesis of combinational logic circuits at gate-level.The proposed VRA is implemented by a Celoxica RC1000 peripheral component interconnect(PCI)board with an Xilinx Virtex xcv2000E field programmable gate array(FPGA).To improve the quality of the evolved circuits,the VRA works through a two-stage evolution: finding a functional circuit and minimizing the number of logic gates used in a feasible circuit.To optimize the algorithm performance in the two-stage evolutionary process and set free the user from the time-consuming process of mutation parameter tuning,a self-adaptive mutation rate control(SAMRC)scheme is introduced.In the evolutionary process,the mutation rate control parameters are encoded as additional genes in the chromosome and also undergo evolutionary operations.The efficiency of the proposed methodology is tested with the evolutions of a 4-bit even parity function,a 2-bit multiplier,and a 3-bit multiplier.The obtained results demonstrate that our scheme improves the evolutionary design of combinational logic circuits in terms of quality of the evolved circuit as well as the computational effort,when compared to the existing evolvable hardware approaches. 展开更多
关键词 evolutionary algorithm evolvable hardware self-adaptive mutation rate control virtual reconfigurable architecture
在线阅读 下载PDF
Electromagnetic emanation exploration in FPGA-based digital design
8
作者 Van Toan NGUYEN Minh Tung DAM Jeong-Gun LEE 《Journal of Central South University》 SCIE EI CAS CSCD 2019年第1期158-167,共10页
As semiconductor technologies have been shrinking,the speed of circuits,integration density,and the number of I/O interfaces have been significantly increasing.As a consequence,electromagnetic emanation(EME)becomes a ... As semiconductor technologies have been shrinking,the speed of circuits,integration density,and the number of I/O interfaces have been significantly increasing.As a consequence,electromagnetic emanation(EME)becomes a critical issue in digital system designs.Electronic devices must meet electromagnetic compatibility(EMC)requirements to ensure that they operate properly,and safely without interference.I/O buffers consume high currents when they operate.The bonding wires,and lead frames are long enough to play as efficient antennas to radiate electromagnetic interference(EMI).Therefore,I/O switching activities significantly contribute to the EMI.In this paper,we evaluate and analyze the impact of I/O switching activities on the EME.We will change the circuit configurations such as the supply voltage for I/O banks,their switching frequency,driving current,and slew rate.Additionally,a trade-off between the switching frequencies and the number of simultaneous switching outputs(SSOs)is also considered in terms of EME.Moreover,we evaluate the electromagnetic emissions that are associated with the different I/O switching patterns.The results show that the electromagnetic emissions associated I/O switching activities depend strongly on their operating parameters and configurations.All the circuit implementations and measurements are carried out on a Xilinx Spartan-3 FPGA. 展开更多
关键词 electromagnetic interference electromagnetic emanation near field emissions field programmable gate array slew rate
在线阅读 下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部