期刊文献+
共找到3篇文章
< 1 >
每页显示 20 50 100
基于半绝缘电压串联加法的工频电压比例自校系统 被引量:7
1
作者 殷小东 周峰 +2 位作者 雷民 章述汉 胡宗泉 《电测与仪表》 北大核心 2010年第11期27-31,共5页
为了提升110kV工频电压比例标准自校系统国家标准的准确度等级,使其满足电网快速发展和开展0.005级及以下准确度级别电压互感器的检定/校准工作的需求,研究并提出了半绝缘互感器电压串联加法溯源线路。通过对半绝缘和全绝缘互感器电压... 为了提升110kV工频电压比例标准自校系统国家标准的准确度等级,使其满足电网快速发展和开展0.005级及以下准确度级别电压互感器的检定/校准工作的需求,研究并提出了半绝缘互感器电压串联加法溯源线路。通过对半绝缘和全绝缘互感器电压串联加法线路数学模型误差的分析比较,得到基于半绝缘互感器电压加法的自校系统准确度等级更高,并具有很好的开放性。试验结果表明,新自校系统达到了预期的技术指标。 展开更多
关键词 自校系统 溯源 半绝缘 电压串联加法 电压互感器
在线阅读 下载PDF
110kV工频电压比例标准自校系统 被引量:9
2
作者 戴军 《电测与仪表》 北大核心 2004年第2期37-39,共3页
对几种电压标准自校系统方法进行了分析探讨,并对它们逐个作了研究说明。
关键词 电压标准 自校系统
在线阅读 下载PDF
2.7-4.0 GHz PLL with dual-mode auto frequency calibration for navigation system on chip 被引量:1
3
作者 CHEN Zhi-jian CAI Min +1 位作者 HE Xiao-yong XU Ken 《Journal of Central South University》 SCIE EI CAS CSCD 2016年第9期2242-2253,共12页
A 2.7-4.0 GHz dual-mode auto frequency calibration(AFC) fast locking PLL was designed for navigation system on chip(SoC). The SoC was composed of one radio frequency(RF) receiver, one baseband and several system contr... A 2.7-4.0 GHz dual-mode auto frequency calibration(AFC) fast locking PLL was designed for navigation system on chip(SoC). The SoC was composed of one radio frequency(RF) receiver, one baseband and several system control parts. In the proposed AFC block, both analog and digital modes were designed to complete the AFC process. In analog mode, the analog part sampled and detected the charge pump output tuning voltage, which would give the indicator to digital part to adjust the voltage control oscillator(VCO) capacitor bank. In digital mode, the digital part counted the phase lock loop(PLL) divided clock to judge whether VCO frequency was fast or slow. The analog and digital modes completed the auto frequency calibration function independently by internal switch. By designing a special switching algorithm, the switch of the digital and analog mode could be realized anytime during the lock and unlock detecting process for faster and more stable locking. This chip is fabricated in 0.13 μm RF complementary metal oxide semiconductor(CMOS) process, and the VCO supports the frequency range from 2.7 to 4.0 GHz. Tested 3.96 GHz frequency phase noise is -90 d Bc/Hz@100 k Hz frequency offset and -120 d Bc/Hz@1 MHz frequency offset. By using the analog mode in lock detection and digital mode in unlock detection, tested AFC time is less than 9 μs and the total PLL lock time is less than 19 μs. The SoC acquisition and tracking sensitivity are about-142 d Bm and-155 d Bm, respectively. The area of the proposed PLL is 0.35 mm^2 and the total SoC area is about 9.6 mm^2. 展开更多
关键词 auto frequency calibration phase lock loop voltage control oscillator lock time
在线阅读 下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部