摘要
在Quartus Ⅱ6.0的IDE环境下利用VHDL技术设计并实现了一个基于CycloneⅡ系列的FPGA芯片的16位模型机,能够实现加减乘除算术运算、与或非逻辑运算以及进行算术左右移运算。对模型机各部件设计、编译和仿真成功后,下载到SOPC/EDA实验平台进行测试,达到了预期效果。
A simple 16-bit model computer is designed with VHDL technology in a FPGA chip of Cyclone II . We design the CPU in the integrated development environment of QuartuslI6.0,can implement the arithmetic operations,logic operations and shift operations. After it had compiled and simulated successfully,the model computer is downloaded to the SOPC/EDA experimental platform and is done with physical test. The experiment result meets the design objectives.
出处
《教育教学论坛》
2018年第13期275-278,共4页
Education And Teaching Forum
基金
南昌航空大学教改资助项目("计算机组成与结构"创新创业教育课程培育项目
KCPY1518)
作者简介
张胜(1968-),男(汉族),湖北罗田人,南昌航空大学,博士,副教授,研究方向:无线传感器网络、人工智能、数据挖掘、GPS/GIS等。